SCH5027E
Super I/O with
Temperature Sensing,
Quiet Auto Fan and
Glue Logic with PECI
Data Brief
PRODUCT FEATURES
General Features
Infrared Port
—
—
—
—
—
—
—
3.3 Volt Operation (SIO Block is 5 Volt Tolerant)
LPC Interface
Programmable Wake-up Event Interface
PC99, PC2001 Compliant
ACPI 2.0 Compliant
Multiplexed Command, Address and Data Bus
Serial IRQ Interface Compatible with Serialized IRQ
Support for PCI Systems
—
—
—
—
Multiprotocol Infrared Interface
IrDA 1.0 Compliant
SHARP ASK IR
480 Addresses, Up to 15 IRQ
Multi-Mode™ Parallel Port with ChiProtect™
—
—
—
Standard Mode IBM PC/XT®, PC/AT®, and PS/2™
Compatible Bi-directional Parallel Port
Enhanced Parallel Port (EPP) Compatible - EPP 1.7
and EPP 1.9 (IEEE 1284 Compliant)
IEEE 1284 Compliant Enhanced Capabilities Port
(ECP)
—
—
—
—
PME Interface
ISA Plug-and-Play Compatible Register Set
25 General Purpose Input/Output Pins
System Management Interrupt
—
—
ChiProtect Circuitry for Protection
960 Address, Up to 15 IRQ and Three DMA Options
PECI Interface
—
Supports PECI REQUEST# and PECI AVAILABLE
signalling
Keyboard Controller
—
—
—
—
—
8042 Software Compatible
8 Bit Microcomputer
2k Bytes of Program ROM
256 Bytes of Data RAM
Four Open Drain Outputs Dedicated for
Keyboard/Mouse Interface
Asynchronous Access to Two Data Registers and One
Status Register
AC Power Failure Recovery
Watchdog Timer
2.88MB Super I/O Floppy Disk Controller
—
—
Licensed CMOS 765B Floppy Disk Controller
Software and Register Compatible with SMSC's
Proprietary 82077AA Compatible Core
Supports One Floppy Drive
Configurable Open Drain/Push-Pull Output Drivers
Supports Vertical Recording Format
16-Byte Data FIFO
—
—
—
—
—
—
—
—
—
—
—
—
Supports Interrupt and Polling Access
8 Bit Counter Timer
Port 92 Support
Fast Gate A20 and KRESET Outputs
100% IBM® Compatibility
Motherboard GLUE Logic
Detects All Overrun and Underrun Conditions
Sophisticated Power Control Circuitry (PCC) Including
Multiple Powerdown Modes for Reduced Power
Consumption
—
IDE Reset Output
—
(4) Buffered PCI Reset Outputs with software controlled
reset capability - default transparent
Front Panel Reset Debouncing and Power Good Signal
Generation
Power Supply Turn On Circuitry with Support for power
button on PS/2 Keyboard
—
—
—
—
—
—
DMA Enable Logic
Data Rate and Drive Control Registers
480 Address, Up to Eight IRQ and Three DMA Options
Support 3 Mode FDD
—
—
Resume Reset Signal Generation
Enhanced Digital Data Separator
—
SMBus Isolation Circuitry (2 sets external and 1 set
internal for Hardware Monitoring Block)
SMBus 2.0 compliant interface for Hardware Monitoring
LED Control (2)
2 Mbps, 1 Mbps, 500 Kbps, 300 Kbps, 250 Kbps Data
Rates
Programmable Precompensation Modes
—
—
—
Serial Ports
—
—
Fan Control
Two Full Function Serial Ports
High Speed NS16C550A Compatible UARTs with
Send/Receive 16-Byte FIFOs
Supports 230k and 460k Baud
Programmable Baud Rate Generator
Modem Control Circuitry
—
—
—
—
5 PWM (Pulse width Modulation) Outputs
Low frequency and high frequency PWM support
6 Fan Tachometer Inputs
Programmable automatic fan control based on
temperature
—
—
—
—
—
—
Interrupt Pin for out-of-limit Fantach Events
Fantach events generate PME’s
480 Address and 15 IRQ Options
SMSC SCH5027E
PRODUCT PREVIEW
Revision 0.2 (02-11-09)
Download from Www.Somanuals.com. All Manuals Search And Download.
Super I/O with Temperature Sensing, Quiet Auto Fan and Glue Logic with PECI
General Description
The SCH5027E is a 3.3V (Super I/O Block is 5V tolerant) PC99/PC2001 compliant Super I/O controller
with an LPC interface. SCH5027E also includes Hardware Monitoring capabilities, enhanced Security
features, Power Control logic and Motherboard Glue logic.
The SCH5027E's hardware monitoring capability includes temperature, voltage and fan speed
monitoring. It has the ability to alert the system to out-of-limit conditions and automatically control the
speeds of multiple fans. There are four analog inputs for monitoring external voltages, two at 1.125V,
one at 5V and one at 2.25V for Vccp (core processor voltage). There is also internal monitoring of the
SIO's VCC, VTR, and Vbat power supplies. The SCH5027E is capable of monitoring two external
diodes, one internal ambient temperature sensor or retrieving temperatures from external processors
that implement the PECI interface. The PECI implementation in the SCH5027E includes support for
the PECI REQUEST# and PECI AVAILABLE signals that are used to wake processors from the
C3/C4sleep states. There are three pulse width modulation (PWM) outputs with high frequency
support that may be controlled by the auto fan block, as well as four fan tachometer inputs. There are
two additional software controlled PWM inputs with associated tachometer inputs that may be used to
monitor fans. The nHWM_INT pin is implemented to indicate out-of-limit temperature, voltage, and
FANTACH conditions. The hardware monitoring block of the SCH5027E is accessible via the System
Management Bus (SMBus). The same interrupt event reported on the nHWM_INT pin also creates
PME wakeup events and speaker alarm annunciation.
The SCH5027E also allows for a two or three piece linear fan function.
The Motherboard Glue logic includes various power management and system logic including
generation of nRSMRST, SMBus buffers, and buffered PCI reset outputs.
The SCH5027E incorporates complete legacy Super I/O functionality including an 8042 based
keyboard and mouse controller, an IEEE 1284, EPP, and ECP compatible parallel port, one serial port
that is 16C550A UART compatible, one IrDA 1.0 infrared ports, and a floppy disk controller with
SMSC's true CMOS 765B core and enhanced digital data separator, The true CMOS 765B core
provides 100% compatibility with IBM PC/XT and PC/AT architectures and is software and register
compatible with SMSC's proprietary 82077AA core. System related functionality, which offers flexibility
to the system designer, General Purpose I/O control functions, control of two LED's, and fan control
using fan tachometer inputs and pulse width modulator (PWM) outputs.
The SCH5027E is ACPI 1.0/2.0 compatible and therefore supports multiple low power-down modes. It
incorporates sophisticated power control circuitry (PCC), which includes support for keyboard and
mouse wake-up events.
The SCH5027E supports the ISA Plug-and-Play Standard register set (Version 1.0a). The I/O Address,
DMA Channel and hardware IRQ of each logical device in the SCH5027E may be reprogrammed
through the internal configuration registers. There are up to 480 (960 - Parallel Port) I/O address
location options, a Serialized IRQ interface, and Three DMA channels.
SMSC SCH5027E
3
Revision 0.2 (02-11-09)
PRODUCT PREVIEW
Download from Www.Somanuals.com. All Manuals Search And Download.
Super I/O with Temperature Sensing, Quiet Auto Fan and Glue Logic with PECI
Block Diagram
WDT*
CLK32
WDT
CLOCK
GEN
LEDs
CLOCKI
PD[7,0]
Multi-Mode
SER_IRQ
PCI_CLK
SERIAL
IRQ
Parallel Port
with
BUSY, SLCT, PE,
nERROR, nACK
ChiProtectTM
FDC MUX
/
nSTROBE, nINIT,
nSLCTIN, nALF
LAD[3:0]
LFrame#
Internal Bus
(Data, Address, and Control lines)
LPC
Bus Interface
(see LPC47B27x)
TXD1*, RXD1
High-Speed
16550A
UART
LDRQ#
nCTS1, nRTS1*
PCI_RESET#
nDSR1, nDTR1
nDCD1, nRI1
PORT 1
IO_PME_S3*
IO_PME_S5*
IO_SMI*
Power Mgmt
TXD2 (IRTX)*,
RXD2 (IRRX)*
High-Speed
16550A
UART
GP1[0:4]*, GP21*,GP22*
CTS2*, RTS2 *
DSR2*, DTR2*
DCD2*, RI2*
GP27*, GP32*,GP33*
GP36*, GP37* , GP4[0,2,3]*
GP5[0:1]*, GP6[0:1]*
General
Purpose
I/O
PORT 2
32 byte
Security
Key
SMSC
Proprietary
82077
nMTR0, nTRK0, InNDEX
nWGATE, nHDSEL
nIDE_RSTDRV*
PCI Reset
Outputs
Register
nPCIRST_OUT[1:4]*
DRVDEN0*, nWRTPRT
nDIR, nSTEP
Compatible
Floppydisk
Controller with
Digital Data
Separator &
Write Precom-
pensation
MCLK*, MDAT*
A20M*
Keyboard/Mouse
8042
controller
nDSKCHG, nDS0,
nKBDRST*
KCLK*, KDAT*
nRDATA, nWDATA
nFPRST, PB_IN#
PWRGD_PS
SLP_S3#, SLP_S5#
`
PWRGD_CPU ,
PWRGD_3V
SLP_S3DEL#
PS_ON#
Power Control
and Recovery
S
M
B
u
nRSMRST
SMbus
Isola-
tion
Hardware
Monitor
SDA1
SCLK1
SDA2
Switch
SCLK2
s
Intruder
Detection
nINTRD_IN
Note 1: This diagram does not show power and ground
connections.
Note 2: Signal names followed by an asterisk (*) are
located on multifunction pins. This diagram is designed to
show the various functions available on the chip and
should not be used as a pin layout.
Figure 1 SCH5027E Block Diagram
Revision 0.2 (02-11-09)
4
SMSC SCH5027E
PRODUCT PREVIEW
Download from Www.Somanuals.com. All Manuals Search And Download.
Super I/O with Temperature Sensing, Quiet Auto Fan and Glue Logic with PECI
Chapter 2 Package Outline
Figure 3 128 Pin QFP Package Outline, 14X20X2.7 Body, 3.2 mm Footprint
Table 1 128 Pin QFP Package Parameters
MIN
NOMINAL
MAX
REMARKS
A
A1
A2
D
D1
E
E1
H
L
L1
e
q
W
R1
R2
ccc
~
~
~
~
3.4
0.5
Overall Package Height
Standoff
0.05
2.55
23.00
19.90
17.00
13.90
0.09
0.73
~
3.05
23.40
20.10
17.40
14.10
0.20
1.03
~
Body Thickness
X Span
X body Size
Y Span
Y body Size
23.20
20.00
17.20
14.00
~
0.88
1.60
Lead Frame Thickness
Lead Foot Length
Lead Length
0.50 Basic
Lead Pitch
Lead Foot Angle
Lead Width
o
o
0
~
~
~
~
~
7
0.10
0.08
0.08
~
0.30
~
0.30
0.08
Lead Shoulder Radius
Lead Foot Radius
Coplanarity
Notes:
1. Controlling Unit: millimeter.
2. Controlling Unit: millimeter.
3. Tolerance on the position of the leads is ± 0.04 mm maximum.
4. Package body dimensions D1 and E1 do not include the mold protrusion.
5. Maximum mold protrusion is 0.25 mm.
6. Dimension for foot length L measured at the gauge plane 0.25 mm above the seating plane.
7. Details of pin 1 identifier are optional but must be located within the zone indicated.
SMSC SCH5027E
5
Revision 0.2 (02-11-09)
PRODUCT PREVIEW
Download from Www.Somanuals.com. All Manuals Search And Download.
|