Maxim DS5001FP User Manual

DS5001FP  
128k Soft Microprocessor Chip  
FEATURES  
C 8051-compatible microprocessor adapts to its  
task  
PIN ASSIGNMENT (Top View)  
– Accesses up to 128kB of nonvolatile  
SRAM  
– In-system programming through on-chip  
serial port  
80 79 78 77 76 75 74 73 72 71 70 69 68 67 66 65  
P0.4AD4  
CE2  
1
2
3
64  
63  
62  
61  
60  
59  
58  
57  
56  
55  
54  
53  
52  
51  
50  
49  
48  
47  
46  
45  
44  
43  
42  
41  
P2.6/A14  
CE3  
CE4  
BD3  
P2.5/A13  
BD2  
P2.4/A12  
BD1  
P2.3/A11  
BD0  
VLI  
BA15  
PE2  
BA9  
P0.3/AD3  
BA8  
P0.2/AD2  
BA13  
P0.1/AD1  
R/W  
P0.0/AD0  
VCC0  
VCC  
4
5
6
7
8
9
– Can modify its own program or data  
memory  
– Accesses memory on a separate byte-wide  
bus  
– Performs CRC-16 check of NV RAM  
memory  
– Decodes memory and peripheral chip  
enables  
10  
11  
12  
13  
14  
15  
16  
17  
18  
19  
20  
21  
22  
23  
24  
DS5001FP  
GND  
MSEL  
P1.0  
BA14  
P1.1  
BA12  
P1.2  
BA7  
P1.3  
PE3  
PE4  
BA6  
P2.2/A10  
P2.1/A9  
P2.0/A8  
XTAL1  
XTAL2  
P3.7/RD  
P3.6/WR  
P3.5/TI  
PF  
C High-reliability operation  
– Maintains all nonvolatile resources for  
over 10 years  
VRST  
P3.4/T0  
– Power-fail reset  
25 26 27 28 29 30 31 32 33 34 35 36 37 38 39 40  
– Early warning power-fail interrupt  
– Watchdog timer  
– Lithium backs user SRAM for  
program/data storage  
– Precision bandgap reference for power  
monitor  
80-Pin MQFP  
C Fully 8051-compatible  
– 128kB scratchpad RAM  
– Two timer/counters  
– On-chip serial port  
– 32 parallel I/O port pins  
C Software security available with DS5002FP  
secure microprocessor  
44-Pin MQFP  
Note: Some revisions of this device may incorporate deviations from published specifications known as errata. Multiple  
revisions of any device may be simultaneously available through various sales channels. For information about device  
errata, click here: http://www.maxim-ic.com/errata.  
1 of 26  
052302  
DS5001FP  
Figure 1. BLOCK DIAGRAM  
3 of 26  
DS5001FP  
PIN DESCRIPTION  
80-PIN 44-PIN  
SIGNAL  
DESCRIPTION  
MQFP  
11, 9, 7,  
5, 1, 79,  
77, 75  
MQFP  
General-Purpose I/O Port 0. This port is open-drain and cannot drive a logic 1. It requires  
external pullups. Port 0 is also the multiplexed expanded address/data bus. When used in  
this mode, it does not require pullups.  
31  
(P0.5)  
P0.0–P0.7  
15, 17,  
19, 21,  
25, 27,  
29, 31  
44  
(P1.3)  
P1.0–P1.7 General-Purpose I/O Port 1  
49, 50,  
51, 56,  
58, 60,  
64, 66  
General-Purpose I/O Port 2. Also serves as the MSB of the address in expanded memory  
accesses, and as pins of the RPC mode when used.  
N/A  
P2.0–P2.7  
P3.0 RXD  
General-Purpose I/O Port Pin 3.0. Also serves as the receive signal for the on board  
UART. This pin should not be connected directly to a PC COM port.  
36  
38  
8
General-Purpose I/O Port Pin 3.1. Also serves as the transmit signal for the on board  
UART. This pin should not be connected directly to a PC COM port.  
10  
P3.1 TXD  
P3.2 INT0  
39  
40  
41  
N/A  
11  
General-Purpose I/O Port Pin 3.2. Also serves as the active-low external interrupt 0.  
General-Purpose I/O Port Pin 3.3. Also serves as the active-low external interrupt 1.  
General-Purpose I/O Port Pin 3.4. Also serves as the timer 0 input.  
P3.3 INT1  
P3.4 T0  
N/A  
44  
12  
General-Purpose I/O Port Pin 3.5. Also serves as the timer 1 input.  
P3.5 T1  
General-Purpose I/O Port Pin. Also serves as the write strobe for expanded bus  
operation.  
General-Purpose I/O Port Pin. Also serves as the read strobe for expanded bus operation.  
Program Store Enable. This active-low signal is used to enable an external program  
memory when using the expanded bus. It is normally an output and should be unconnected  
45  
46  
13  
P3.6 WR  
P3.7 RD  
N/A  
if not used. PSEN also is used to invoke the bootstrap loader. At this time, PSEN is pulled  
down externally. This should only be done once the DS5001FP is already in a reset state.  
The device that pulls down should be open drain since it must not interfere with PSEN  
under normal operation.  
Active-High Reset Input. A logic 1 applied to this pin will activate a reset state. This pin  
is pulled down internally so this pin can be left unconnected if not used. An RC power-on  
reset circuit is not needed and is not recommended.  
Address Latch Enable. Used to demultiplex the multiplexed expanded address/data bus  
on port 0. This pin is normally connected to the clock input on a ’373 type transparent  
latch.  
68  
34  
25  
6
PSEN  
RST  
ALE  
70  
27  
XTAL2, XTAL1. Used to connect an external crystal to the internal oscillator. XTAL1 is  
the input to an inverting amplifier and XTAL2 is the output.  
XTAL2,  
XTAL1  
47, 48  
14, 15  
52  
13  
16  
39  
GND  
VCC  
Logic Ground  
VCC - +5V  
V
CCO - VCC Output. This is switched between VCC and VLI by internal circuits based on the  
level of VCC. When power is above the lithium input, power will be drawn from VCC. The  
lithium cell remains isolated from a load. When VCC is below VLI, the VCCO switches to the  
VLI source. VCCO should be connected to the VCC pin of an SRAM.  
12  
38  
VCCO  
VLI  
Lithium Voltage Input. Connect to a lithium cell greater than VLIMIN and no greater than  
54  
17  
V
LImax as shown in the electrical specifications. Nominal value is +3V.  
53, 16,  
8, 18,  
80, 76,  
4, 6, 20, 35, 43,  
24, 26,  
28, 30,  
41, 36,  
42, 32,  
30, 34,  
Byte-Wide Address-Bus Bits 14–0. This bus is combined with the nonmultiplexed data  
bus (BD7–0) to access NV SRAM. Decoding is performed using CE1 through CE4 .  
BA14–0  
Therefore, BA15 is not actually needed. Read/write access is controlled by R/ W . BA14–0  
connect directly to an 8k, 32k, or 128k SRAM. If an 8k RAM is used, BA13 and BA14 are  
unconnected. If a 128k SRAM is used, the micro converts CE2 and CE3 to serve as A16  
1, 2, 3,  
4, 5, 7,  
4 of 26  
DS5001FP  
33, 35,  
37  
9
and A15 respectively.  
Byte-Wide Data-Bus Bits 7–0. This 8-bit, bidirectional bus is combined with the  
nonmultiplexed address bus (BA14–0) to access NV SRAM. Decoding is performed on  
71, 69,  
67, 65,  
61, 59,  
57, 55  
28, 26,  
24, 23,  
21, 20,  
19, 18  
BD7–0  
R/ W  
CE1 and CE2 . Read/write access is controlled by R/ W . BD7–0 connect directly to an  
SRAM, and optionally to a real-time clock or other peripheral.  
Read/Write. This signal provides the write enable to the SRAMs on the byte-wide bus. It  
is controlled by the memory map and partition. The blocks selected as program (ROM) are  
write-protected.  
10  
37  
Chip Enable 1. This is the primary decoded chip enable for memory access on the byte-  
74  
72  
29  
CE1  
wide bus. It connects to the chip enable input of one SRAM. CE1 is lithium-backed. It  
remains in a logic high inactive state when VCC falls below VLI.  
Non-battery-backed version of chip enable 1. This can be used with a 32kB EPROM. It  
should not be used with a battery-backed chip.  
N/A  
CE1N  
Chip Enable 2. This chip enable is provided to access a second 32k block of memory. It  
connects to the chip enable input of one SRAM. When MSEL = 0, the micro converts CE2  
2
33  
CE2  
CE3  
into A16 for a 128k x 8 SRAM. CE2 is lithium-backed and remains at a logic high when  
VCC falls below VLI.  
Chip Enable 3. This chip enable is provided to access a third 32k block of memory. It  
connects to the chip enable input of one SRAM. When MSEL = 0, the micro converts CE3  
63  
62  
78  
3
22  
into A15 for a 128k x 8 SRAM. CE3 is lithium-backed and remains at a logic high when  
VCC falls below VLI.  
Chip Enable 4. This chip enable is provided to access a fourth 32k block of memory. It  
connects to the chip-enable input of one SRAM. When MSEL = 0, this signal is unused.  
CE4 is lithium-backed and remains at a logic high when VCC < VLI.  
Peripheral Enable 1. Accesses data memory between addresses 0000h and 3FFFh when  
the PES bit is set to a logic 1. Commonly used to chip enable a byte-wide real-time clock  
such as the DS1283. PE1 is lithium-backed and remains at a logic high when VCC falls  
below VLI. Connect PE1 to battery-backed functions only.  
Peripheral Enable 2. Accesses data memory between addresses 4000h and 7FFFh when  
the PES bit is set to a logic 1. PE2 is lithium-backed and remains at a logic high when VCC  
falls below VLI. Connect PE2 to battery-backed functions only.  
N/A  
N/A  
N/A  
N/A  
CE4  
PE1  
PE2  
PE3  
Peripheral Enable 3. Accesses data memory between addresses 8000h and BFFFh when  
the PES bit is set to a logic 1. PE3 is not lithium-backed and can be connected to any type  
of peripheral function. If connected to a battery-backed chip, it needs additional circuitry to  
maintain the chip enable in an inactive state when VCC < VLI.  
22  
Peripheral Enable 4. Accesses data memory between addresses C000h and FFFFh when  
the PES bit is set to a logic 1. PE4 is not lithium-backed and can be connected to any type  
of peripheral function. If connected to a battery-backed chip, it needs additional circuitry to  
maintain the chip enable in an inactive state when VCC < VLI.  
Invokes the bootstrap loader on a falling edge. This signal should be debounced so that  
only one edge is detected. If connected to ground, the micro enters bootstrap loading on  
power-up. This signal is pulled up internally.  
23  
32  
N/A  
N/A  
PE4  
PROG  
This I/O pin (open drain with internal pullup) indicates that the power supply (VCC  
)
has fallen below the VCCmin level and the micro is in a reset state. When this occurs, the  
DS5001FP drives this pin to a logic 0. Because the micro is lithium-backed, this signal is  
guaranteed even when VCC = 0V. Because it is an I/O pin, it also forces a reset if pulled  
low externally. This allows multiple parts to synchronize their power-down resets.  
This output goes to a logic 0 to indicate that VCC < VLI and the micro has switched to  
lithium backup. Because the micro is lithium-backed, this signal is guaranteed even when  
42  
43  
N/A  
VRST  
PF  
N/A  
40  
V
CC = 0V. The normal application of this signal is to control lithium powered current to  
isolate battery-backed functions from non-battery-backed functions.  
Memory Select. This signal controls the memory size selection. When MSEL = +5V, the  
DS5001FP expects to use 32k x 8 SRAMs. When MSEL = 0V, the DS5001FP expects to  
use a 128k x 8 SRAM. MSEL must be connected regardless of partition, mode, etc.  
No Connect.  
14  
73  
MSEL  
NC  
5 of 26  
DS5001FP  
INSTRUCTION SET  
The DS5001FP executes an instruction set that is object code-compatible with the industry standard 8051  
microcontroller. As a result, software development packages such as assemblers and compilers that have  
been written for the 8051 are compatible with the DS5001FP. A complete description of the instruction  
set and operation are provided in the Secure Microcontroller User’s Guide. Also note that the DS5001FP  
is embodied in the DS2251T module. The DS2251T combines the DS5001FP with between 32k and 128k  
of SRAM, a lithium cell, and a real-time clock. This is packaged in a 72-pin SIMM module.  
MEMORY ORGANIZATION  
Figure 2 illustrates the memory map accessed by the DS5001FP. The entire 64k of program and 64k of  
data are potentially available to the byte-wide bus. This preserves the I/O ports for application use. The  
user controls the portion of memory that is actually mapped to the byte-wide bus by selecting the program  
range and data range. Any area not mapped into the NV RAM is reached by the expanded bus on ports 0  
and 2. An alternate configuration allows dynamic partitioning of a 64k space as shown in Figure 3.  
Selecting PES=1 provides another 64k of potential data storage or memory-mapped peripheral space as  
shown in Figure 4. These selections are made using special function registers. The memory map and its  
controls are covered in detail in the Secure Microcontroller User’s Guide.  
Figure 2. MEMORY MAP IN NONPARTITIONABLE MODE (PM = 1)  
6 of 26  
DS5001FP  
Figure 3. MEMORY MAP IN PARTITIONABLE MODE (PM = 0)  
Note: Partitionable mode is not supported when MSEL pin = 0 (128kB mode).  
7 of 26  
DS5001FP  
Figure 4. MEMORY MAP WITH PES = 1  
8 of 26  
DS5001FP  
Figure 5 illustrates a typical memory connection for a system using a 128kB SRAM. Note that in this  
configuration, both program and data are stored in a common RAM chip Figure 6 shows a similar system  
with using two 32kB SRAMs. The byte-wide address bus connects to the SRAM address lines. The  
bidirectional byte-wide data bus connects the data I/O lines of the SRAM.  
Figure 5. CONNECTION TO 128k x 8 SRAM  
9 of 26  
DS5001FP  
Figure 6. DS5001FP CONNECTION TO 64k x 8 SRAM  
POWER MANAGEMENT  
The DS5001FP monitors VCC to provide power-fail reset, early warning power-fail interrupt, and switch  
over to lithium backup. It uses an internal bandgap reference in determining the switch points. These are  
called VPFW, VCCMIN, and VLI, respectively. When VCC drops below VPFW, the DS5001FP performs an  
interrupt vector to location 2Bh if the power-fail warning was enabled. Full processor operation continues  
regardless. When power falls further to VCCMIN, the DS5001FP invokes a reset state. No further code  
execution is performed unless power rises back above VCCMIN. All decoded chip enables and the R/ W  
signal go to an inactive (logic 1) state. VCC is still the power source at this time. When VCC drops further  
to below VLI, internal circuitry switches to the lithium cell for power. The majority of internal circuits are  
disabled and the remaining nonvolatile states are retained. Any devices connected VCCO are powered by  
the lithium cell at this time. VCCO is at the lithium battery voltage minus approximately 0.45V. This drop  
varies depending on the load. Low power SRAMs should be used for this reason. When using the  
DS5001FP, the user must select the appropriate battery to match the RAM data retention current and the  
desired backup lifetime. Note that the lithium cell is only loaded when VCC < VLI. The User’s Guide has  
more information on this topic. The trip points VCCMIN and VPFW are listed in Electrical Specifications.  
10 of 26  
DS5001FP  
ABSOLUTE MAXIMUM RATINGS*  
Voltage Range on Any Pin Relative to Ground  
Voltage Range on VCC Related to Ground  
Operating Temperature Range  
-0.3V to (VCC + 0.5V)  
-0.3ꢀLC to 6.0LC  
-40LC to +85LC  
Storage Temperature Range1  
-55LC to +125LC  
Soldering Temperature  
See IPC/JEDEC J-STD-020A  
*This is a stress rating only and functional operation of the device at these or any other conditions above  
those indicated in the operation sections of this specification is not implied. Exposure to absolute  
maximum rating conditions for extended periods of time may affect reliability.  
1Storage temperature is defined as the temperature of the device when VCC = 0V and VLI = 0V. In this  
state, the contents of SRAM are not battery-backed and are undefined.  
DC CHARACTERISTICS  
PARAMETER  
Input Low Voltage  
(TA = 0°C to +70°C; VCC = 5V ±10%)  
SYMBOL MIN TYP  
MAX  
+0.8  
UNITS NOTES  
VIL  
VIH1  
-0.3  
2.0  
V
V
1
1
Input High Voltage  
VCC + 0.3  
Input High Voltage  
(RST, XTAL1, PROG )  
Output Low Voltage  
at IOL = 1.6mA (Ports 1, 2, 3, PF )  
Output Low Voltage  
at IOL = 3.2mA (Ports 0, ALE, PSEN ,  
BA15–0, BD7–0, R/ W , CE1N ,  
CE 1–4, PE 1–4, VRST  
Output High Voltage  
at IOH = -80µA (Ports 1, 2, 3)  
Output High Voltage  
VIH2  
3.5  
VCC + 0.3  
0.45  
V
V
1
VOL1  
0.15  
0.15  
4.8  
1, 11  
VOL2  
VOH1  
VOH2  
0.45  
V
V
V
1
1
1
)
2.4  
2.4  
at IOH = -400µA (Ports 0, ALE, PSEN ,  
PF , BA15–0, BD7–0, R/ W , CE1N ,  
4.8  
CE 1–4, PE 1–4, VRST  
)
Input Low Current  
IIL  
-50  
µA  
µA  
VIN = 0.45V (Ports 1, 2, 3)  
Transition Current; 1 to 0  
VIN = 2.0V (Ports 1, 2, 3)  
(0°C to +70°C)  
ITL  
-500  
Transition Current; 1 to 0  
VIN = 2.0V (Ports 1, 2, 3)  
(-40°C to +85°C)  
ITL  
-600  
µA  
10  
11 of 26  
DS5001FP  
DC CHARACTERISTICS (continued)  
(TA = 0°C to +70°C; VCC = 5V ±10%)  
PARAMETER  
Input Leakage Current  
0.45 < VIN < VCC (Port 0, MSEL)  
RST Pulldown Resistor  
(0°C to +70°C)  
SYMBOL MIN TYP  
MAX  
UNITS NOTES  
IIL  
+10  
µA  
RRE  
RRE  
40  
30  
150  
180  
kꢁ  
RST Pulldown Resistor  
(-40°C to +85°C)  
10  
kꢁ  
RVR  
RPR  
4.7  
40  
kꢁ  
VRST Pullup Resistor  
kꢁ  
PROG Pullup Resistor  
Power-Fail Warning Voltage  
(0°C to +70°C)  
Power-Fail Warning Voltage  
(-40°C to +85°C)  
Minimum Operating Voltage  
(0°C to +70°C)  
Minimum Operating Voltage  
(-40°C to +85°C)  
Lithium Supply Voltage  
Operating Current at 16MHz  
Idle Mode Current at 12MHz  
(0°C to +70°C)  
Idle Mode Current at 12MHz  
(-40°C to +85°C)  
VPFW  
VPFW  
4.25  
4.1  
4.37  
4.37  
4.12  
4.09  
4.50  
4.6  
V
V
V
V
1
1, 10  
1
VCCMIN  
VCCMIN  
4.00  
4.25  
4.25  
3.85  
2.5  
1, 10  
VLI  
ICC  
4.0  
36  
V
mA  
1
2
IIDLE  
IIDLE  
7.0  
8.0  
mA  
mA  
3
3, 10  
Stop Mode Current  
Pin Capacitance  
ISTOP  
CIN  
80  
10  
µA  
pF  
4
5
Output Supply Voltage (VCCO  
)
VCC  
-0.45  
VCCO1  
V
1, 2  
Output Supply Battery-Backed Mode  
(VCCO, CE 1-4, PE 1-2)  
(0°C to +70°C)  
VLI  
-0.65  
VCCO2  
V
1, 8  
Output Supply Battery-Backed Mode  
(VCCO, CE 1-4, PE 1-2)  
(-40°C to +85°C)  
VLI  
-0.9  
VCCO2  
V
1, 8, 10  
Output Supply Current  
at VCCO = VCC - 0.45V  
Lithium-Backed Quiescent Current  
(0°C to +70°C)  
Lithium-Backed Quiescent Current  
(-40°C to +85°C)  
ICCO1  
ILI  
75  
75  
mA  
nA  
nA  
6
7
7
5
ILI  
75  
500  
Reset Trip Point in Stop Mode  
With BAT = 3.0V (0°C to +70°C)  
With BAT = 3.0V (-40°C to +85°C)  
With BAT = 3.0V (0°C to +70°C)  
4.0  
3.85  
4.4  
4.25  
4.25  
4.65  
1
1, 10  
1
12 of 26  
DS5001FP  
AC CHARACTERISTICS  
EXPANDED BUS MODE TIMING SPECIFICATIONS  
(TA = 0°C to +70°C; VCC = 5V ±10%)  
#
1
2
3
4
PARAMETER  
Oscillator Frequency  
ALE Pulse Width  
Address Valid to ALE Low  
Address Hold After ALE Low  
ALE Low to Valid Instruction In  
SYMBOL  
1/ tCLK  
tALPW  
MIN  
1.0  
2tCLK - 40  
tCLK - 40  
tCLK - 35  
MAX  
UNITS  
MHz  
ns  
16  
tAVALL  
tAVAAV  
ns  
ns  
ns  
ns  
5
at 12MHz  
at 16MHz  
tALLVI  
4tCLK - 150  
4tCLK - 90  
6
7
tALLPSL  
tPSPW  
tCLK - 25  
ns  
ns  
ALE Low to PSEN Low  
PSEN Pulse Width  
3tCLK - 35  
PSEN Low to Valid Instruction In  
ns  
ns  
8
9
tPSLVI  
tPSIV  
at 12MHz  
at 16MHz  
3tCLK - 150  
3tCLK - 90  
Input Instruction Hold After PSEN Going  
High  
0
ns  
Input Instruction Float After PSEN Going  
High  
10  
11  
tPSIX  
tCLK - 20  
ns  
ns  
tPSAV  
tCLK - 8  
Address Hold After PSEN Going High  
Address Valid to Valid Instruction In  
at 12MHz  
ns  
ns  
12  
tAVVI  
5tCLK - 150  
5tCLK - 90  
at 16MHz  
13  
14  
15  
tPSLAZ  
tRDPW  
tWRPW  
0
ns  
ns  
ns  
PSEN Low to Address Float  
RD Pulse Width  
6tCLK - 100  
6tCLK - 100  
WR Pulse Width  
ns  
ns  
RD Low to Valid Data In  
at 12MHz  
at 16MHz  
5tCLK - 165  
5tCLK - 105  
16  
tRDLDV  
17  
18  
tRDHDV  
tRDHDZ  
0
ns  
ns  
Data Hold After RD High  
Data Float After RD High  
ALE Low to Valid Data In  
2tCLK - 70  
8tCLK - 150  
8tCLK - 90  
9tCLK - 165  
9tCLK - 105  
at 12MHz  
at 16MHz  
19  
20  
tALLVD  
tAVDV  
ns  
ns  
Valid Address to Valid Data In at 12MHz  
at 16MHz  
21  
22  
23  
tALLRDL  
tAVRDL  
tDVWRL  
3tCLK - 50 3tCLK + 50  
4tCLK - 130  
ns  
ns  
ns  
ALE Low to RD or WR Low  
Address Valid to RD or WR Low  
Data Valid to WR Going Low  
tCLK - 60  
7tCLK - 150  
7tCLK - 90  
Data Valid to WR High  
at 12MHz  
at 16MHz  
24  
tDVWRH  
ns  
25  
26  
27  
tWRHDV  
tRDLAZ  
tCLK - 50  
ns  
ns  
ns  
Data Valid After WR High  
RD Low to Address Float  
RD or WR High to ALE High  
0
tCLK + 50  
tRDHALH  
tCLK - 40  
13 of 26  
DS5001FP  
EXPANDED PROGRAM-MEMORY READ CYCLE  
EXPANDED DATA-MEMORY READ CYCLE  
14 of 26  
DS5001FP  
EXPANDED DATA-MEMORY WRITE CYCLE  
15 of 26  
DS5001FP  
AC CHARACTERISTICS (continued)  
EXTERNAL CLOCK DRIVE  
(TA = 0°C to +70°C; VCC = 5V ±10%)  
#
PARAMETER  
SYMBOL  
MIN  
MAX  
UNITS  
External Clock-High Time  
28  
at 12MHz  
at 16MHz  
tCLKHPW  
20  
15  
ns  
External Clock-Low Time  
External Clock-Rise Time  
External Clock-Fall Time  
29  
30  
31  
at 12MHz  
at 16MHz  
tCLKLPW  
20  
15  
ns  
ns  
ns  
at 12MHz  
at 16MHz  
tCLKR  
20  
15  
at 12MHz  
at 16MHz  
tCLKF  
20  
15  
EXTERNAL CLOCK TIMING  
16 of 26  
DS5001FP  
AC CHARACTERISTICS (continued)  
POWER CYCLE TIME  
(TA = 0°C to +70°C; VCC = 5V ±10%)  
#
PARAMETER  
Slew Rate from VCCMIN to VLI  
Crystal Startup Time  
SYMBOL  
MIN  
MAX  
UNITS  
32  
33  
34  
tF  
130  
µs  
tCSU  
tPOR  
(Note 9)  
21,504  
Power-On Reset Delay  
tCLK  
POWER CYCLE TIMING  
17 of 26  
DS5001FP  
AC CHARACTERISTICS (continued)  
SERIAL PORT TIMING, MODE 0  
(TA = 0°C to +70°C; VCC = 5V ±10%)  
#
PARAMETER  
SYMBOL  
MIN  
MAX  
UNITS  
12tCLK  
35  
Serial-Port Clock-Cycle Time  
tSPCLK  
µs  
10tCLK - 133  
2tCLK - 117  
36  
37  
38  
39  
Output-Data Setup to Rising-Clock Edge  
Output-Data Hold After Rising-Clock Edge  
Clock-Rising Edge to Input-Data Valid  
Input-Data Hold After Rising-Clock Edge  
tDOCH  
tCHDO  
tCHDV  
tCHDIV  
ns  
ns  
ns  
ns  
10tCLK - 133  
0
SERIAL PORT TIMING, MODE 0  
18 of 26  
DS5001FP  
AC CHARACTERISTICS (continued)  
BYTE-WIDE ADDRESS/DATA BUS TIMING  
(TA = 0°C to +70°C; VCC = 5V ±10%)  
#
PARAMETER  
SYMBOL  
MIN  
MAX UNITS  
Delay to Byte-Wide Address Valid from  
40  
tCE1LPA  
30  
ns  
CE1 , CE2 , or CE1N Low During Op Code  
Fetch  
41  
42  
tCEPW  
4tCLK - 35  
2tCLK - 20  
ns  
ns  
Pulse Width of CE 1-4, PE 1-4 or CE1N  
Byte-Wide Address Hold After CE1 , CE2 , or  
CE1N High During Op Code Fetch  
tCE1HPA  
Byte-Wide Data Setup to CE1 , CE2 , or CE1N  
High During Op Code Fetch  
43  
44  
45  
46  
47  
tOVCE1H  
tCE1HOV  
tCEHDA  
tCELDA  
tDACEH  
1tCLK + 40  
0
ns  
ns  
ns  
ns  
ns  
Byte-Wide Data Hold After CE1 , CE2 or  
CE1N High During Op Code Fetch  
Byte-Wide Address Hold After CE 1-4,  
PE 1-4, or CE1N High During MOVX  
Delay from Byte-Wide Address Valid  
CE 1-4, PE 1-4, or CE1N Low During MOVX  
4tCLK - 30  
4tCLK - 35  
1tCLK + 40  
Byte-Wide Data Setup to CE 1-4, PE 1-4, or  
CE1N High During MOVX (read)  
Byte-Wide Data Hold After CE 1-4,  
PE 1-4, or CE1N High During MOVX (read)  
48  
49  
50  
51  
tCEHDV  
tAVRWL  
tRWLDV  
tCEHDV  
0
ns  
ns  
ns  
ns  
Byte-Wide Address Valid to R/ W Active  
During MOVX (write)  
3tCLK - 35  
20  
Delay from R/ W Low to Valid Data Out  
During MOVX (write)  
Valid Data-Out Hold Time from CE 1-4,  
PE 1-4, or CE1N High  
1tCLK - 15  
52  
53  
tRWHDV  
tRWLPW  
0
ns  
ns  
Valid Data-Out Hold Time from R/ W High  
Write Pulse Width (R/ W Low Time)  
6tCLK - 20  
19 of 26  
DS5001FP  
BYTE-WIDE BUS TIMING  
RPC AC CHARACTERISTICS, DBB READ (TA = 0°C to +70°C; VCC = 5V ±10%)  
#
PARAMETER  
SYMBOL  
MIN  
MAX  
UNITS  
54  
tAR  
0
ns  
CS , A0 Setup to RD  
55  
56  
57  
58  
59  
tRA  
tRR  
tAD  
tRD  
tRDZ  
0
ns  
ns  
ns  
ns  
ns  
CS , A0 Hold After RD  
RD Pulse Width  
160  
130  
130  
85  
CS , A0 to Data-Out Delay  
RD to Data-Out Delay  
RD to Data-Float Delay  
0
20 of 26  
DS5001FP  
RPC AC CHARACTERISTICS, DBB WRITE (TA = 0°C to +70°C; VCC = 5V ±10%)  
#
PARAMETER  
SYMBOL  
MIN  
MAX  
UNITS  
60  
tAW  
0
ns  
CS , A0 Setup to WR  
61A  
61B  
62  
tWA  
tWA  
tWW  
tDW  
tWD  
0
ns  
ns  
ns  
ns  
ns  
CS , Hold After WR  
A0, Hold After WR  
WR Pulse Width  
20  
160  
130  
20  
63  
Data Setup to WR  
Data Hold After WR  
64  
AC CHARACTERISTICS, DMA  
(TA = 0°C to +70°C; VCC = 5V ±10%)  
#
PARAMETER  
SYMBOL  
MIN  
MAX  
UNITS  
65  
tACC  
0
ns  
DACK to WR or RD  
66  
67  
68  
tCAC  
tACD  
tCRQ  
0
0
ns  
ns  
ns  
RD or WR to DACK  
130  
110  
DACK to Data Valid  
RD or WR to DRQ Cleared  
AC CHARACTERISTICS, PROG  
(TA = 0°C to +70°C; VCC = 5V ±10%)  
#
PARAMETER  
PROG Low to Active  
PROG High to Inactive  
SYMBOL  
MIN  
MAX  
UNITS  
69  
tPRA  
48  
CLKS  
70  
tPRI  
48  
CLKS  
21 of 26  
DS5001FP  
RPC TIMING MODE  
22 of 26  
DS5001FP  
NOTES:  
All parameters apply to both commercial and industrial temperature operation unless otherwise noted.  
1) All voltages are referenced to ground.  
2) Maximum operating ICC is measured with all output pins disconnected; XTAL1 driven with tCLKR  
,
,
t
CLKF = 10ns, VIL = 0.5V; XTAL2 disconnected; RST = PORT0 = VCC, MSEL = VSS.  
3) Idle mode, IIDLE, is measured with all output pins disconnected; XTAL1 driven with tCLKR  
tCLKF = 10ns, VIL = 0.5V; XTAL2 disconnected; PORT0 = VCC, RST = MSEL = VSS.  
4) Stop mode, ISTOP, is measured with all output pins disconnected; PORT0 = VCC; XTAL2 not  
connected; RST = MSEL = XTAL1 = VSS.  
5) Pin capacitance is measured with a test frequency: 1MHz, TA = +25°C.  
6) ICCO1 is the maximum average operating current that can be drawn from VCCO in normal operation.  
7) ILI is the current drawn from VLI input when VCC = 0V and VCCO is disconnected.  
8) VCCO2 is measured with VCC < VLI, and a maximum load of 10µA on VCCO  
.
9) Crystal startup time is the time required to get the mass of the crystal into vibrational motion from the  
time that power is first applied to the circuit until the first clock pulse is produced by the on-chip  
oscillator. The user should check with the crystal vendor for a worst-case specification on this time.  
10) This parameter applies to industrial temperature operation.  
11) PF pin operation is specified with VBAT O 3.0V.  
23 of 26  
DS5001FP  
80-PIN MQFP  
MM  
DIM  
MIN  
MAX  
3.40  
-
2.87  
0.50  
0.23  
24.10  
20.10  
18.10  
14.10  
A
A1  
A2  
B
C
D
D1  
E
E1  
e
-
0.25  
2.55  
0.30  
0.13  
23.70  
19.90  
17.70  
13.90  
0.80 BSC  
0.65 0.95  
L
56-G4005-001  
24 of 26  
DS5001FP  
44-PIN MQFP  
25 of 26  
DS5001FP  
REVISION HISTORY  
The following represent the key differences between 112795 and 073096 version of the DS5001FP data  
sheet. Please review this summary carefully.  
1) Change VCC02 specification from VLI - 0.5 to VLI - 0.65 (PCN F62501).  
2) Update mechanical specifications.  
The following represent the key differences between 073096 and 111996 version of the DS5001FP data  
sheet. Please review this summary carefully.  
1) Change VCC01 from VCC - 0.3 to VCC - 0.35.  
The following represent the key differences between 111996 and 061297 version of the DS5001FP data  
sheet. Please review this summary carefully.  
PF  
1)  
signal moved from VOL2 test specification to VOL1. PCN No. (D72502)  
2) AC characteristics for battery-backed SDI pulse specification added.  
The following represent the key differences between 061297 and 051099 version of the DS5001FP data  
sheet. Please review this summary carefully.  
1) Reduced absolute maximum voltage to VCC + 0.5V.  
2) Added note clarifying storage temperature specification is for non-battery-backed state.  
3) Changed RRE min (industrial temp range) from 40kto 30k.  
4) Changed VPFW max (industrial temp range) from 4.5V to 4.6V.  
5) Added industrial specification for ILI.  
6) Reduced tCE1HOV and tCEHDV from 10ns to 0ns.  
The following represent the key differences between 051099 and 052499 version of the DS5001FP data  
sheet. Please review this summary carefully.  
1) Minor markups and ready for approval.  
26 of 26  

JVC AV 20F475 User Manual
JVC I&#39;Art 0805JGI II IM User Manual
Lenovo IdeaPad U510 User Manual
LG Electronics W1934S User Manual
Panasonic TC 25GF72H User Manual
Philips 150B4CB User Manual
Philips CD195 User Manual
Philips CD1501B User Manual
Philips M2152 User Manual
Philips SBC SC940 User Manual